# ANALYSIS AND CONTROL DESIGN OF PARALLEL PWM DC/DC BUCK CONVERTER Asaad S. Alsheraidah \* and Sabah S. Alsheraidah\*\* (\* Elect. Eng. Dept., College of Eng., Basrah University, Basrah – Iraq) (\*\* Comp. Systems Dept., Basrah Technical Institute, Basrah – Iraq) #### ABSTRACT This paper presents a proposed configuration of paralleling scheme PWM DC/DC buck converter. The topological structure and operation principles are presented. A Bode plot diagram technique is used to study the stability of the scheme for different values of controller parameters and with a number of parallel modules. It is found that the results are confidence, and the proposed scheme can be used in high power applications by increasing the number of parallel modules. تحليل وتصميم دائرة التحكم لمغير القدرة المتوازية DC/DC الخافض للجهد والمضمن بعرض النبضة أ.م. د. أسع سليم الشريدة \* و أ.م. صباح سليم الشريدة \*\* (\* قسم الهندسة الكهربانية، كلية الهندسة، جامعة اليصرة) (\*\* قسم أنظمة الحاسبات، المعهد التقني/البصرة، هيئة التعليم التقني) # الملخص في هذا البحث تم اقتراح دانرة تحكم لمغير القدرة المتوازية DC/DC الخافض للجهد والمضمن بعرض النبضة مع مهدأ عمل تلك الدائرة. حيث تم استخدام تقنية مخطط بود لدراسة استقرارية المنظومة ونقيم مختلفة من معالم التحكم ولعدد المغيرات المربوطة على التوازي. إن النتائج # التي تم الحصول عليها من هذه الدائرة المفترحة كالت مقتعة بحيث يمكن استخدامه في تطبيقات القدرة العائية عن طريق زيادة عدد المغيرات المربوطة على التوازي. # LIST OF SYMBOLS C Smoothing capacitor, F. D Duty cycle. D<sub>1</sub>,D<sub>2</sub> Converter diodes. Δd Perturbed duty cycle value. Δit Perturbed inductor current value, A. Δi<sub>o</sub> Perturbed output current value, A. $\Delta v_i$ Perturbed input voltage value, V. Δv<sub>0</sub> Perturbed output voltage value, V. Δv<sub>r</sub> Perturbed reference voltage value, V. φ<sub>s</sub> Switching frequency, Hz. i<sub>L</sub> Inductor current, A. 1, Reference value for the direct elipping current, A. le Common reference current, A. Kin Integral controller gain. K<sub>2</sub> Proportional controller gain. K<sub>i</sub> Current controller gain. L Converter inductor, H. R Load resistance, $\Omega$ . $r_c$ ESR of the smoothing capacitor, $\Omega$ . $r_{t}$ Converter inductor series resistance, $\Omega$ . t Instantaneous time, sec. T<sub>5</sub> Total switching period time, sec. V<sub>c</sub> Feed-forward signal, V. V, Input voltage, V. V. Input reference voltage, V. V<sub>0</sub> Output voltage, V. # 1- INTRODUCTION The PWM DC/DC converter is used in many industrial applications to convert a fixed-voltage DC source into other value. Several topologies of DC/DC converters are used to step-down or step-up DC voltage. Power converters do not provide perfect regulation unless an external control scheme adjusts their operation. To perform good regulation, the duty cycle (D) of the DC/DC converter must be adjusted to cancel the effect of line variation or switch voltage drops. To achieve that a feed-forward controller in which single-loop or multi-loop controller had been suggested. The parallel DC/DC converter is used in the case of power applications. Also it has many other advantages, which can be summarized as follows: i- Increase the capability of power processing. ii- Improve reliability due to more even distribution of stresses. iii- Enhance availability from the fault tolerance for the system against the failure of a single converter. been topologies had Various introduced and studied extensively for utility and drive applications in the recent literature [1]. The designing guidelines for topologics DC/DC parallel different converters had been considered [2]. The parallel operation of DC/DC converter unitsrectifier 3-phase telecommunication application had been also achieved [3]. Stability and transient response simulation of the democratic and master slave current sharing have been discussed in [4]. In this paper, a configuration for parallel PWM DC/DC back converter is studied. The operation and mathematical analysis are performed for the proposed topology. The stability analysis including Bode plot diagram has been presented for different controller parameters value. The Laplace transform method with numerical method is used to analyze the response of the converter topology. #### 2- SYSTEM CONFIGURATION A small-signal model of PWM DC/DC buck converter has been widely used for electronic power supplies, since it has simple construction and can be easily controlled [5]. Fig. (1) presents an open-loop DC/DC buck converter. It has a voltage source input and current source output. The configuration of two modules PWM DC/DC buck converter, which present the proposed parallel topology is shown in Fig. (2). Each module will contain: i- Small-signal model with pulse width modulation (PWM). ii- Proportional and integral (PI) controller. iii- Adder circuits. iv- A current gain Kii. The output voltage (Vo), and the two converters currents ill and ill are feed back through a control circuit to control the switching signals. These control signals are applied to the two switching transistor in order to regulate the output voltage. The common reference current (le) is generated from it through the transfer block with gains $(U_i)$ . The gain $U_i$ is equal to (1/n), where n is the number of parallel modules. The current error signal which is generated from comparing le and in is multiplied by gain Ki and then subtracted from the reference input voltage V<sub>r</sub>. The output of the subtractor and the output voltage Vo are processed together by (PI) controller. The controller output is fed to the PWM circuit to produce the control pulses to the switching transistor of the converter. These processing are proceeding at the same time to all converters. #### 3- SYSTEM ANALYSIS From Fig. (1), the transfer function of small-signal can be derived from the average model of the converter and by assuming that the converter is operated in continuous condition mode only, as follows [5]: $$L\frac{di_{L}(t)}{dt} = DV_{i} - \gamma_{L}i_{L}(t) - v_{a}(t) \quad \dots (1)$$ $$C\frac{dv_{c}(t)}{dt} = \hat{t}_{L}(t) - \frac{v_{o}(t)}{R} \qquad \dots (2)$$ $$\gamma_{c} C \frac{d \nu_{c}(t)}{dt} = \nu_{c}(t) - \nu_{c}(t) \qquad ... (3)$$ The state variables of the average converter model can be written as a nominal value plus a small time varying perturbation as follows: $$\begin{aligned} \mathbf{v}_{C}(t) &= \mathbf{V}_{C} + \Delta \mathbf{v}_{C}(t) ; \\ \mathbf{v}_{n}(t) &= \mathbf{V}_{n} + \Delta \mathbf{v}_{n}(t) ; \\ \mathbf{i}_{L}(t) &= \mathbf{I}_{L} + \Delta \mathbf{i}_{L}(t) ; \\ \mathbf{v}_{t}(t) &= \mathbf{V}_{t} + \Delta \mathbf{v}_{t}(t) ; \\ \mathbf{i}_{n}(t) &= \mathbf{I}_{n} + \Delta \mathbf{i}_{n}(t) ; \text{ and } \\ d(t) &= D + \Delta d(t) \end{aligned}$$ So equations (1), (2), and (3) can be rewrite as follows: $$L\frac{d\Delta \mathbf{i}_{L}}{dt} = D\Delta \mathbf{v}_{t} + d\mathbf{V}_{t} - \mathbf{r}_{L}\Delta \mathbf{i}_{L}(t) - \Delta \mathbf{v}_{u}$$ ... (4) $$C\frac{d\Delta \mathbf{v}_{C}}{dt} = \Delta \mathbf{j}_{L}(t) - \frac{\Delta \mathbf{v}_{a}}{R} + \Delta \mathbf{j}_{a} \qquad \dots (5)$$ $$r_{c}C\frac{d\Delta v_{C}}{dt} = \Delta v_{o} - \Delta v_{C} \qquad ... (6)$$ Now, the transfer function for openloop output voltage can be obtained using Laplace transforms: $$\Delta v_v = H_1(s) \Delta v_1 + H_2(s) \Delta d + H_3(s) \Delta i_v$$ ... (7) Where $$H_{1}(s) = \frac{C_{5}(s + C_{3})D}{(s^{2} + C_{1}s + C_{2})};$$ $$H_{2}(s) = \frac{C_{5}(s + C_{3})V_{i}}{(s^{2} + C_{1}s + C_{2})};$$ $$H_{3}(s) = \frac{-C_{5}(s + C_{3})(s + C_{4})}{(s^{2} + C_{1}s + C_{2})};$$ $$\begin{split} c_o &= L \ C \ r_c + R \ C \ L \ ; \\ c_1 &= (L + r_L r_C \ C + R \ C \ r_L + R \ C \ r_C) / c_o \ ; \\ c_2 &= (r_L + R) / c_o \ ; \\ c_3 &= 1 / (C \ r_C) \ ; \quad c_4 = r_L / L \ ; \\ c_5 &= R \ C \ r_c / c_o \ ; \text{and} \\ c_6 &= R \ C \ r_c \ L \ / \ c_o \end{split}$$ The parallel topology, shown in Fig. (2), can be studied using the equations derived above for the small-single model of the converter. Bode plot diagram technique is used to analyze the stability of the topology. The following three criteria for close-loop performance are considered: i- Open-loop transfer function G(s)II(s). ii- Dynamic line response $\Delta v_o / \Delta v_i$ . iii- Output impedance $\Delta v_o / \Delta I_o$ . In order to analyze the parallel topology, the following assumptions are taken: taken: $$K_{ij} = K_{i1} = K_{i2}$$ ; $U_1 = U_2 = U = 1/n$ ; and $V_{r1} = V_{r2} = V_r$ The PI controller is presented by $(K_p + K_{in}/s)$ . From equation (7), the three criteria of the closed-loop can be derived as follows: $$G(s)H(s) = H_{2}(s) (K_{p} + K_{in}/s) ... (8)$$ $$\frac{\Delta V_{n}}{\Delta V_{i}} = \frac{C_{s}(s + C_{3})D}{(s^{2} + C_{7}s^{2} + C_{8}s + C_{9})} ... (9)$$ $$\frac{\Delta V_{n}}{\Delta I_{n}} = \frac{C_{6}s(s + C_{3})(s + C_{4})}{(s^{3} + C_{7}s^{2} + C_{8}s + C_{9})} ... (10)$$ Where $c_7 = c_1 + R C r_c V_i K_p / c_o$ ; $c_8 = c_2 + R C r_c V_i (K_{in} + K_p c_1) / c_o$ ; and $c_9 = R V_i K_{in} / c_o$ The parameters of the power stage of the converter are selected as follows [6]: $$C=470~\mu F$$ , $L=100~\mu H$ , $V_i=20~V$ , $r_c=0.04~\Omega$ , $r_L=0.04~\Omega$ , and $\dot{V}_p=10~V$ The stability of the system is detected by determined the crossover frequency and the phase margin. This can be derived from equation (8), as follows: $$w^6 + c_{10} w^4 + c_{11} w^2 = c_{12}$$ ... Where $$c_{10} = 1/R + 1/r_{e}\;;\;\; c_{11} = c_{3} \, / (|R| \, c_{10}|)\;\;;\;\; and \;\; c_{12} = K_{p} + c_{10} \, K_{in}$$ Equation (11) can be solved using Newton's method [7] to find the crossover frequency of the open-loop transfer function of the system and the resultant value of frequency will be used in equation (8) to determine the phase margin of the system. ### 4- RESULTS The Bode plot diagram of the openloop transfer function G(s)H(s) is plotted as shown in Fig. (3). It is shown that the phase margin and the cross over frequency of the system depend upon the controller parameters. The operation of the system is stable for some parameters values and unstable for other as shown clearly in Fig. (3-b and 3-e). The dynamic line response $(\Delta v_o/\Delta v_i)$ and the dynamic load behavior $(\Delta v_o/\Delta i_o)$ of the system for different numbers of module n are shown in Fig. (4). It can be shown that the number of module n has little effect on the two performances. The effect of the controller parameters values on the inductor current and output voltage waveforms are obtained as shown in Fig. (5). This figure indicates that the system is stable when $K_{in}=100$ , but it is unstable when $K_{in}=1000$ . ## 5- CONCLUSION A parallel PWM DC/DC buck converter is proposed. The stability analysis including Bode plot diagram has been presented using a small-signal model. The simulation results indicate that the parallel scheme is stable for some controlled parameters and unstable for other parameters. It is also proved that the number of parallel module has a little effect on the stability. It is clear that the parallel scheme can be achieved for different industrial application by selecting the applicable values of the controller parameters and the number of parallel modules which are needed. #### REFERENCES - [1] B. Choi, "Comparative Study on Parallel Schemes of Converter Modules for Distributed Power Applications", IEEE Trans. on Power Electronics, Vol. 45, No. 2, April 1998, pp. 194-199. - [2] A. J. Nascimento Jr, and V. J. Farias, "PWM Control for Parallel Converter in the Current Sharing Mode", COBEP 1999, th Brazilian Power Electronics Conference. - [3] M. L. Heldwein, A. F. DE Souza, and I. Barbi, "A Simple Control Strategy Applied to Three Phase Rectifier Units for Telecommunication applications Using Single-Phase Rectifier Modules", JEEE PESC 1999, pp. 795-800. - [4] V. J. Thottuvelil and G. C. Verghese, "Analysis and Control Design of Parallel DC/DC Converters with Current Sharing", IEEE Trans. on Power Electronics, Vol. 13, No. 4 July 1998, pp. 635-644. - [5] P. T. Krein, "Elements of Power Electronics", New York, Oxford University Press, 2001, pp. 119-157, 596-677. - [6] S. S. Alsheraidah, "A New PW DC/DC Buck Converter with Protection Loop," Technical Researchs Journal, Foundation of Technical Education, Vol. 1, No. 2., 2002, pp. 63-74. - [7] J. L. Boost and P. D. Ziogas, "Numerical Methods and Analysis", McGraw-Hill, Inc., 1992, pp. 49-97, and 419-489. Fig. (1): Single module PWM DC/DC Converter. Fig. (2): The proposed system. Fig. (3): Bode plots of control response when $R = 1 \Omega$ . (i) Different values of $K_p$ , n=2, and $K_{ln}$ =100. - (b) Different values of K<sub>p</sub>, n=2, and K<sub>in</sub>=1000. - (c) Different values of Kin, n=2, and Ko=0.1. (a) (b) Fig. (4): Bode plots for different values of n with R = 1 $\Omega$ , K<sub>p</sub> = 0.1, and K<sub>in</sub> =100.(a)Dynamic line response. (b)Dynamic load behavior. Fig. (5): Inductor current and output voltage when n=2, R = 1 $\Omega$ , K<sub>p</sub> = 0.1, K<sub>H</sub>=K<sub>H2</sub>=0.1, and V<sub>r</sub>=10 V (I) Converter 1. (II) Converter 2. (a) K<sub>H</sub>= 100. (b) K<sub>H</sub>=1000.