# Design of Delta-Sigma ΣΔ based Fractional N PLL Frequency Synthesizer for GSM Mobile Systems

Saad Wasmi Osman Luhaib

Dr. Khalid Khaleel Mohammed

**Assistant Lecturer** 

**Assistant Professor** 

**Electrical Engineering- Mosul University, Iraq** 

### **Abstract**

This paper presents the design of Delta-Sigma  $\Sigma \Delta$  based fractional N PLL frequency synthesizer for GSM mobile systems. The loop filter is one of main element in fractional-N  $\Sigma \Delta$  synthesizer because it shapes the noise spectrum of quantization error and reduce the spurious level in the pass band of PLL. The effect of loop filter order is studied and it is shown that by increasing the order of the loop filter, the phase noise performance will be improved, although this requires careful design consideration, as the PLL is prone instability. It's shown that the  $3^{rd}$  order loop filter and  $3^{rd}$  order  $\Sigma \Delta$  modulator gives the best performance with reducing phase noise (13dBc/Hz ) and spurious noise (44dBc) of the output signal.

Keyword: PLL, Frequency Synthesizer,  $\Sigma\Delta$  Modulator, Fractional-N, GSM mobile systems.

تصميم مركب التردد المسند لدوائر إقفال الطور الجزئية للنظام الخلوي

د. خالد خلیل محمد

سعد وسمي عصمان اللهيبي مدرس مساعد

قسم الهندسة الكهربانية جامعة الموصل

### الخلاصة

تناول هذا البحث تصميم ومحاكاة مركب التردد المسند لدوائر اقفال الطور الجزئية لاستخدامه في أنظمة الاتصالات الخلوية. حيث يعبر مرشح الدورة من العناصر الرئيسية لدوائر مركب التردد لانه يشكل طيف الضوضاء الناتج عن خطأ التكميم ويقلل من الضوضاء النبضية في PLL. حيث بينت النتائج ان زيادة درجة مرشح الدورة يحسن ضوضاء الطور ويحتاج الى عناية في التصميم لكي لا تصبح الدائرة غير مستقرة, كذلك تبين النتائج ان مرشح الدورة من المرتبة الثالثة هو الافضل من حيث تقليل ضوضاء الطور وزمن الخطأ حيث أعطى التصميم المقترح تحسينا واضحا من ناحية ضوضاء الطور (44dBc).

Received: 24 – 4 - 2011 Accepted: 3 – 6 - 2011

### 1. Introduction

Oscillators and frequency synthesizers are key elements in a radio system that provide a controlled frequency source for received signal down conversion and for transmitted signal up conversion. A stand-alone oscillator or a voltage controlled oscillator (VCO) does not have the required frequency stability to satisfy the low phase noise requirement. Therefore frequency synthesis is necessary to obtain accurate high frequencies from a precise low frequency crystal oscillator [1].

Vol.20

Scott E. Meninger designed the fractional N synthesizer with  $1^{st}$  order loop filter and  $1^{st}$   $\Sigma\Delta$  modulator at 3.6GHz [2]. The Charlotte Y. Lau designed the fractional N synthesizer using direct closed loop realization algorithm at third order  $\Sigma\Delta$  [3]. In this paper using PLL Design Assistance Program (PDA) to designed the loop filter with  $2^{nd}$  and  $3^{rd}$  order and the  $\Sigma\Delta$  modulator is chosen to be of the  $1^{st}$  to  $5^{th}$  order in order to select a best performance.

Frequency mixing utilizes a mixer to multiply two signals together, generating a signal that contains both the sum and the difference of the two input frequencies as shown in Fig(1). Typically, only one of these two frequencies is required. This type of synthesizer has very good noise performance and the same stability as the reference oscillator. Frequency mixing is accomplished by using a nonlinear element such as a diode or a transistor.

Unfortunately, the non-linearity's tend to produce a signal that contains many spurious tones at various mixing products and the final signal will be a combination of many frequencies with the from  $nf_a \pm mf_b$  where the  $f_a$  and  $f_b$  are, respectively input frequency and mixed frequency and n&m are integer number. These spurious frequencies are the basic disadvantage of frequency mixing [4].



Fig. 1 Frequency synthesis using frequency mixing method

Phase locked loops (PLL) are often used to provide negative feedback in frequency synthesizers to suppress the phase noise due to oscillators.

The fractional-N technique modifies the classical indirect phase-locked loops to effectively permit the feedback divider to take a periodically changing division ratio and hence to give a non-integer ratio. For instance, if a fractional value of 1/8 is required, then the division ratio changes once (from N to N+ 1) every eighth cycle.

The architecture of a fractional-N synthesizer is shown in Fig(2), the accumulator is a convenient device to control the division ratio because the number of occurrences of its carry-out equals the numerator of the fraction [4].



Fig. 2 Conventional fractional-N synthesizer

The manipulation of the division ratio in Fig(2) generates phase perturbations, and hence spurious signals, which have to be eliminated in the synthesizer. The nature of the phase perturbations is predictable and can be canceled out using an analogue correction system. If the VCO output frequency is now changed from  $N.f_{ref}$  to  $(N.g).f_{ref}$  while maintaining the feedback division ratio as N, the phase detector phase error takes on a sawtooth shape in Fig(3)[2,4,5] is given by

$$\frac{\Delta\theta}{\Delta T} = \left(\frac{N + 0.g}{N}\right) f_{ref} \cdot T\left(\frac{2\pi}{T}\right) - f_{ref} T\left(\frac{2\pi}{T}\right) \qquad (1)$$

$$\frac{\Delta\theta}{\Delta T} = \left(\frac{2\pi f_{ref} \cdot 0.g}{N}\right) \mod 2\pi \qquad (2)$$

where 0.g denotes the fractional portion of the division ratio, T is the time of one period.



Fig. 3 Beat note from the output of the phase detector

# 2.The proposed System

Fig(4) shows fractional-N synthesizer with high speed phase selection [2,3,6]. It is proposed that the loop filter is to be designed with 2<sup>nd</sup> and 3<sup>rd</sup> order in order to examined the synthesizer for best performance, also the  $\Sigma\Delta$  modulator is to be examined with the order variation from 1<sup>st</sup> to the 5<sup>th</sup>. The overall system with variable loop filter order and variable  $\Sigma\Delta$ modulator is tested in order to reduce the phase noise, spurious noise and the r.m.s jitter time.

Vol.20



Fig. 4 The proposed  $\Sigma\Delta$  fractional-N synthesizer

As shown in Fig(4), the PLL still acts as a digitally-controlled frequency generator, the phase modulator produces a bit stream, N[m], that contains the desired frequency control embedded in a stream of binary number. The average density of binary numbers controls the division ratio of the PLL and hence the output frequency of the synthesizer [5]. The phase modulator will tend to shape the noise spectrum of the quantization error and reduce spurious level in the PLL output signal [1,4].

### 3. Simulation Result

A Fractional-N PLL frequency synthesizer for GSM900 receiver applications with a frequency range of 880 MHz to 915 MHz, a channel spacing of 1MHz, and a settling time of less(10  $\mu$ sec) is targeted, where the reference frequency ( $f_{ref}$ ) is 25 MHz [3,6,8].

Typically, a higher-order loop filter is used in Fractional-N PLL frequency synthesis applications to provide adequate suppression of the reference spurious, the high frequency phase noise from the  $\Sigma\Delta$  modulator, can be eliminated by using high order loop filter.

The charge pump loop filter topology is a third-order passive network as shown in Fig(5). The use of a higher-order loop filter, however, requires careful design consideration, i.e., passive component must be determined theoretically. Therefore, its precision values must be implement in hardware, as the PLL is prone to instability. The average current-to-voltage transfer function of the loop filter is [6,8].



Fig. 5 A passive third-order charge pump loop filter

$$H(s) = \frac{(1+s\tau_2)}{A_0 - s(1+s\tau_1)(1+s\tau_3)} \qquad ...(3)$$

$$H(s) = \frac{1 + s\tau_2}{s(A_2s^2 + A_1s + A_o)} \qquad ...(4)$$

$$A_0 = \frac{Kv.I_{cp}.\alpha}{KN_{norm}} \qquad ...(5)$$

where

Nnom: Nominal divide value,

Kv: VCO gain, (units are assumed to be Hz/V),

α: PFD topology,

Icp: Charge pump current,. (units assumed to be Amps)

K: PFD constant, ,( units assumed to be Amps/rad)

$$\begin{split} &\tau_2 = R_2 \ C_2 \\ &A_o = C_1 + C_2 + C_3 \\ &A_1 = A_o \ (\tau_1 + \tau_3 \ ) = &C_2 C_3 R_2 + C_1 C_2 R_2 + C_1 C_3 R_3 + C_2 C_3 R_3 \\ &A_2 = A_o (\tau_1 \tau_3) = C_1 C_2 R_2 C_3 R_3 \end{split}$$

The open loop transfer function of the PLL can be determined from the following expression [6,9].

$$A(s) = \frac{K_v I_{cp} \alpha H(s)}{s N_{norm}} \qquad ...(6)$$

Where  $N_{norm}$  is the geometric mean of the maximum and minimum division ratio required to span the desired frequency band (in this case,36).

$$N_{norm} = \frac{f_{out}}{f_{ref.}} \qquad \dots (7)$$

Where

 $f_{out}$ :output frequency equal to 900MHz .

Using PLL Design Assistance Program (PDA) and Matlab 7.4 the calculated coefficients of the 3<sup>rd</sup> order loop filter are

 $\begin{array}{lll} C_1{=}4.1952nf, & C_2{=}0.34474nf, & C_3{=}0.52669nf, & R_2{=}379.373ohm, & R_3{=}197.3867ohm & I_{cp}{=}2mA, \\ K{=}2.193x10^{12}Amp/rad & and & K_v{=}200MHz/volt. \end{array}$ 

With these passive component values, the open loop transfer function of the PLL is displayed in Fig (6), where the unity gain frequency is 8.97MHz and the phase margin is  $(48.4^{\circ})$ . This value of phase margin  $(48.4^{\circ})$  can be expressed as optimum value (more than  $45^{\circ}$  and less than  $90^{\circ}$ ) that gives the best stability for the system [8].

Using the parameters which are calculated in the previous section, the fractional-N PLL frequency synthesizer is simulated using Sue2 program [7].



Fig. 6 Open loop transfer function of the PLL

The relationship between  $\Sigma\Delta$  modulator and r.m.s jitter output is shown in Fig(7). It is clear that the 3<sup>rd</sup> order give less jitter noise compared with 1<sup>st</sup> and 2<sup>nd</sup> order, the small deference between 4<sup>th</sup>,5<sup>th</sup> is equal (0.9pico sec).

The  $\Sigma\Delta$  modulator at 3rd order multi-stage-noise-shaping (MASH) is designed according to the following equation [7].

$$NTF = \frac{Y(z)}{R(z)} = (1 - 3z^{-1} + 3z^{-2} - z^{-3}) \qquad \dots (8)$$

Where NTF is noise transfer function.

The step response of the closed the loop PLL system that used in the fractional-N  $\Sigma\Delta$  frequency synthesizer is shown in Fig(8),it is clear that the settling time is very small and is equal to (5 $\mu$  sec)



Fig. 7 Relationship between r.m.s jitter with order of  $\Sigma\Delta$  modulator MASH



Fig. 8 Step response of PLL 3<sup>rd</sup> order

The GSM phase noise values (L(f)) as a function of frequency offset is shown

In Fig (9) and Fig(10). The phase noise is equal to (-140dBc/Hz) and the spurious noise is equal to (50dBc) at frequency offset 20MHz using  $3^{rd}$  order  $\Sigma\Delta$  modulator MASH and  $2^{nd}$  order loop filter as shown in Fig(9). While, as shown in Fig(10), the phase noise is equal to (-153dBc/Hz) and the spurious noise is equal to (6dBc) at frequency offset 20MHz using  $3^{rd}$  order  $\Sigma\Delta$  modulator and  $3^{rd}$  order loop filter.

As shown in Fig(10) it can be seen that use of 3<sup>rd</sup> order loop filter improves the phase noise of about (13dBc/Hz) and also improves the spurious noise of about (44dBc). The comparison of the proposed system with prior works is shown in Table (1).

In the present work, the value of phase noise is smaller than the value in references [2] and [3]. Also the spurious noise is reduced by amount of 4dBc compared to reference [2]. The settling time and r.m.s jitter time are also reduced to value of  $5\mu$ s and 11ps, respectively.

Vol.20



Fig. 9 Phase noise level with frequency offset for  $3^{rd}$  order  $\Sigma \Delta$  modulator MASH



Fig. 10 Phase noise level with frequency offset for  $3^{rd}$  order  $\Sigma \Delta$  modulator MASH

| The parameter                            | [2]                        | [3]                   | Present work                                |
|------------------------------------------|----------------------------|-----------------------|---------------------------------------------|
| Bandwidth                                | 1MHZ                       | 300KHz                | 1MHz                                        |
| Loop filter order                        | 1 <sup>st</sup> order      | 3 <sup>rd</sup> order | 2 <sup>nd</sup> and 3 <sup>rd</sup> order   |
| $\Sigma\Delta$ modulator order           | 1 <sup>st</sup> order MASH | 3 <sup>rd</sup> order | 1 <sup>st</sup> -5 <sup>th</sup> order MASH |
| phase noise at frequency offset 10MHz    | -141dBc/Hz                 | -143dBc/Hz            | -145dBc/Hz                                  |
| Spurious noise at frequency offset 20MHz | 10dBc                      | not calculated        | 6dBc                                        |
| Jitter time                              | not calculated             | 14.055ps              | 11ps                                        |
| Settling time for PLL                    | not calculated             | 10μs                  | 5μs                                         |

Table (1): Comparison with prior works.

## 4.Conclusion

The fractional-N  $\Sigma\Delta$  modulator frequency synthesizer has been simulated using Matlab ,PDA and Sue2 programs. The result has shows that increasing the order of the  $\Sigma\Delta$  modulator from 1<sup>st</sup> to 5<sup>th</sup> order will improve the spurious noise performance, and the best order is the 3<sup>rd</sup> one because it gives minimum r.m.s jitter. While increasing the order of loop filter will improve the phase noise performance and reduce the spurious noise. The open loop transfer function and the close loop transfer function prove that the system is stable because the phase margin is greater than 45 and less than 90.In this paper a considerable improvement was achieved in minimizing spurious noise level, r.m.s jitter time and settling time compared with published papers in this domain.

#### 5. References

- [1] R. Desikachari, "High-Speed CMOS Dual-Modulus Prescalers for Frequency Synthesis", Msc. thesis, Oregon State University, 2004.
- [2] S. E. Meniger and M. H. Perrott, "Bandwidth Extension Of Low Noise Fractional-N Synthesizer", MARCO Focus Center for Circuit & System Solutions (C2S2,www.c2s2.org),under contract 2003-CT-888.
- [3] C. Y. Lau and M. H. Perrott, "Fractional-N Frequency Synthesizer Design at The Transfer Function Level Using A Direct Closed Loop Realization Algorithm", DAC 2003, Anaheim, California, USA.
- [4] W. K.Tong, "A GHz CMOS Frequency Synthesizer for Mobile Communication", Msc. thesis, University of Toronto, Department of Electrical and Computer Engineering, 1997.
- [5] S.E.Meniger and M.H..Perrott, "A Dual Band 1.8GHz/900MHz, 750kb/s GMSK Transmitter Utilizing a Hybrid PFD/DAC Structure for Reduced Broadband Phase Noise", MARCO Focus Center for Circuit & System Solutions under contract 2003-CT-888.
- [6] M.H.Perrott, "PLL Design Using The PLL Design Assistance Program", April 2005. <a href="http://www-mtl.mit.edu/~perrot">http://www-mtl.mit.edu/~perrot</a>.
- [7] M. H. Perrott, "CppSim (Version 3) Primer", April 2008. http://www-mtl.mit.edu/~perrott
- [8] M.Kozak and E.G.Friedman, "Design And Simulation Of Fractional –N PLL Frequency Synthesizers", IEEE ISCAS 2004, IV-780.
  - [9] D. Banerjee, "PLL Performance, Simulation, and Design", 2006, Fourth Edition.

The work was carried out at the college of Engineering. University of Mosul